#### **Data Converter Architectures**

#### **Outline**

- Analog-to-Digital Conversion
  - Sampling
  - Quantization
- Basic Digital-to-Analog Converters
  - Weighted-Resistor DACs
  - R-2R Ladder DACs
  - Weighted-Capacitor DACs
  - Potentiometric DACs
  - Segmentation
- DAC-Based A-D Conversion
  - Successive-Approximation Converters
  - Charge-Redistribution ADCs
  - Flash Converters
  - Two-step (Subranging) Converters
  - Pipelined Converters
- Switched-Capacitor Circuits
  - SC integrators
  - Low pass first-order filter
  - High pass first-order filter



#### Ref book:

R. J. Baker, CMOS: circuit design, layout, and simulation(3<sup>rd</sup> Edition). Wiley-IEEE press, 2012

# Principle of A/D conversion



# **Sampling in Time Domain**



Figure (a) shows the sampling instants. Figure (b) is a sample-and-held signal

$$y(t) = x(t) \cdot \sum_{n=-\infty}^{\infty} \delta(t - nT)$$

where  $\delta(t)$  represents Dirac's delta function

# Spectrum of a sampled signal



Spectrum of the sampling waveform



A periodic impulse train:

$$s(t) = \sum_{n=-\infty}^{\infty} \delta(t - nT) = \frac{1}{T} \sum_{n=-\infty}^{\infty} e^{j2\pi nt/T}$$

$$S\left(f\right) = \sum_{n=-\infty}^{\infty} e^{-j2\pi nTf} = \frac{1}{T} \sum_{n=-\infty}^{\infty} \delta\left(f - \frac{n}{T}\right)$$

Spectrum of the sampled signal



Spectrum of sampled-and-held signal



## Quantization: an ideal A/D converter

$$V_{in} = 0$$
 then  $B_{out} \equiv 00$   
 $V_{in} = \frac{1}{4}V_{ref}$  then  $B_{out} \equiv 01$   
 $V_{in} = \frac{2}{4}V_{ref}$  then  $B_{out} \equiv 10$   
 $V_{in} = \frac{3}{4}V_{ref}$  then  $B_{out} \equiv 11$   
 $V_{LSB} \equiv \frac{V_{ref}}{2^N}$   
 $V_{in,max} = \left(1 - \frac{1}{2^N}\right)V_{ref}$ 



- a) A block diagram representing an A/D converter, b) Inputoutput transfer curve for a 2-bit and 3-bit A/D converter
- ➤ V<sub>LSB</sub> which is the change in input voltage required for the output to change the least significant bit (for an N-bit ADC). It becomes clear that there is a range of valid input values that produce the same digital output word

### Ideal D/A converter



a) A block diagram representing a D/A converter, b) Input-output transfer curve for an ideal 2-bit DAC

$$V_{out} = B_{in}V_{ref}$$

$$B_{in} = \frac{b_1}{2} + \frac{b_2}{2^2} + \frac{b_3}{2^3} + \dots + \frac{b_n}{2^n}$$

$$V_{out} = \left(\frac{b_1}{2} + \frac{b_2}{2^2} + \frac{b_3}{2^3} + \dots + \frac{b_n}{2^n}\right)V_{ref}$$

- ➤ The DAC output is the result of multiplying the analogue input signal V<sub>ref</sub> by the digital variable B<sub>in</sub>
- → B<sub>in</sub> can assume 2<sup>n</sup> equally spaced values from 0 (when all bits are '0') to 1 1/2<sup>n</sup> (when all bits are '1'), spacing between adjacent values is 1/2<sup>n</sup>

# **Basic Digital-to-Analog Converters**

#### Summing amplifier



# **Weighted-Resistor DACs**



Using Ohm's law, we obtain

$$\frac{v_1}{R_1} + \frac{v_2}{R_2} + \frac{v_3}{R_3} = -\frac{v_O}{R_F}$$

$$\frac{v_1}{R_1} + \frac{v_2}{R_2} + \frac{v_3}{R_3} = -\frac{v_O}{R_F} \qquad v_O = -\frac{V_{ref}R_F}{R} \left( \frac{b_1}{2} + \frac{b_2}{2^2} + \frac{b_3}{2^3} + \dots + \frac{b_n}{2^n} \right)$$

and therefore

$$v_O = -R_F \left( \frac{v_1}{R_1} + \frac{v_2}{R_2} + \frac{v_3}{R_3} \right)$$

### Resistor-ladder (R-2R) network



$$i_1 = \frac{i}{2};$$
  $i_2 = \frac{i_1}{2};$   $i_3 = \frac{i_2}{2};$   $\cdots$   $i_n = \frac{i_{n-1}}{2}$ 

or

$$i_1 = \frac{i}{2};$$
  $i_2 = \frac{i}{2^2};$   $i_3 = \frac{i}{2^3};$   $\cdots$   $i_n = \frac{i}{2^n}$ 

where

$$i = \frac{V_{ref}}{2R}$$

$$i_1 = \frac{V_{ref}}{2R} = \frac{V_{ref}/R}{2};$$

$$i_2 = \frac{i_1}{2} = \frac{V_{ref}/R}{2^2}; \cdots$$

$$i_n = \frac{i_{n-1}}{2} = \frac{V_{ref}/R}{2^n}$$

#### **R-2R Ladder DACs**



$$i_{1} = \frac{V_{ref}}{2R} = \frac{V_{ref}/R}{2};$$

$$i_{2} = \frac{i_{1}}{2} = \frac{V_{ref}/R}{2^{2}}; \cdots$$

$$i_{n} = \frac{i_{n-1}}{2} = \frac{V_{ref}/R}{2^{n}}$$

$$v_{O} = -R_{F}i_{O}$$

$$v_{O} = -V_{ref}\frac{R_{F}}{R} \left(\frac{b_{1}}{2} + \frac{b_{2}}{2^{2}} + \frac{b_{3}}{2^{3}} + \cdots + \frac{b_{n}}{2^{n}}\right)$$

### **Weighted-Capacitor DACs**



$$V_{out} = V_{ref} \frac{C_1}{C_1 + C_2}$$

$$C_r = b_1 C + b_2 \frac{C}{2} + \dots + b_n \frac{C}{2^{n-1}}$$

and

$$C_{eq} = C_1 + C_2$$

Thus the output voltage of the DAC in Fig 43 is given by

$$v_O = V_{ref} \frac{C_r}{C_t}$$

$$C_t = C + \frac{C}{2} + \dots + \frac{C}{2^{n-1}} + \frac{C}{2^{n-1}} = 2C$$

$$v_O = V_{ref} \left( \frac{b_1}{2} + \frac{b_2}{2^2} + \frac{b_3}{2^3} + \dots + \frac{b_n}{2^n} \right)$$

#### **Potentiometric DACs**

- An n-bit DAC uses 2<sup>n</sup> resistors
- No matter how mismatched the resistors, v0 will always increase as the amplifier is switched from one tap to the next, up the ladder, hence the inherent monotonicity.
- Another advantage of the potentiometric DAC is that if the top and bottom nodes of the resistive string are biased at some arbitrary voltages V<sub>H</sub> and V<sub>L</sub>, the DAC will interpolate between V<sub>L</sub> and V<sub>H</sub> with a resolution of 2<sup>n</sup> steps.
- However, the large number of resistors (2<sup>n</sup>) and switches (2<sup>n+1</sup> − 2) required limits practical potentiometric DACs to n ≤ 8, even though the switches can be fabricated very efficiently in MOS technology

$$B_{in} = \frac{b_1}{2} + \frac{b_2}{2^2} + \frac{b_3}{2^3}$$



#### **Segmentation**

High-resolution DACs achieve monotonicity by a technique know as segmentation. Here the reference range is partitioned into a sufficiently large number of contigous segments, and a DAC of lesser resolution is then used to interpolate between the extremes of the selected segment (the interested student can refer to the course texts for more information).

#### **DAC-Based A-D Conversion**



#### **Successive-Approximation Converters**

This technique uses the register as a successive-approximation register (SAR) to find each bit by trial and error. Starting from the MSB, the SAR inserts a trial 1 and the interrogates the comparator to find whether this causes  $v_O$  to rise above  $v_{in}$ . If it does, the trial bit is changed back to 0; otherwise it is left at 1. The procedure is repeated for all subsequent bits, one bit at a time.

To illustrate this consider the conversion of a 10.8V input to a 4-bit code with a  $V_{ref} = 16V$ . To ensure correct results, the DAC output must be offset by  $+\frac{1}{2}V_{LSB}$  or 0.5V. Following the arrival of the START command, the SAR sets  $b_1$  to 1 with all remaining bits at 0 so that the trial code is 1000. This causes the DAC output  $v_O = 16\left(\frac{1}{2}\right) + 0.5 = 8.5V$ . At the end of clock period  $T_1$ ,  $v_O$  is compared against  $v_{in}$  and since 8.5 < 10.8,  $b_1$  is left at 1.

At the beginning of  $T_2$ ,  $b_2$  is set to 1, so the trial code is now 1100 and  $v_O = 16\left(\frac{1}{2} + \frac{1}{2^2}\right) + 0.5 = 12.5V$ . Since 12.5 > 10.8,  $b_2$  is changed back to zero at the end of  $T_2$ .

At the beginning of  $T_3$ ,  $b_3$  is set to 1, so the trial code is now 1010 and  $v_O = 10.5V$ . Since 10.5 < 10.8,  $b_3$  is left at 1.

At the beginning of  $T_4$ ,  $b_4$  is set to 1, so the trial code is now 1011 and  $v_O = 11.5V$ . Since 11.5 > 10.8,  $b_4$  is changed back to zero. Thus when leaving  $T_4$ , the SAR has generated the code 1010, which corresponds to 10.5V. Since the entire conversion takes a total of n clock cycles, a SA ADC offers a major speed improvement over a sequential search ADC.

### **Charge-Redistribution ADCs**



$$v_{p} = -v_{in} + V_{ref} \left( \frac{C}{C + \frac{C}{2} + \frac{C}{4} + \dots + \frac{C}{2^{n-1}} + \frac{C}{2^{n-1}}} \right) \qquad v_{p} = -v_{in} + \frac{V_{ref}}{2^{2}}$$

$$= -v_{in} + \frac{V_{ref}}{2}$$

$$v_{p} = -v_{in} + \frac{V_{ref}}{2^{k}}$$

$$v_{p} = -v_{in} + V_{ref} \left( \frac{b_{1}}{2} + \frac{b_{2}}{2^{2}} + \dots + \frac{b_{n}}{2^{n}} \right)$$

#### **Flash Converters**



### **Two-step (Subranging) Converters**



8-bit subranging ADC

### **Pipelined Converters**



Pipeline ADC architecture

#### **Switched-Capacitor Circuits**









$$\Delta Q = C (V_1 - V_2)$$

$$I_{avg} = f_{CK} \Delta Q$$

$$= C f_{CK} (V_1 - V_2)$$

$$R_{eq} = \frac{V_1 - V_2}{I_{avg}} = \frac{1}{Cf_{CK}}$$

### **SC** integrators



$$\frac{V_{in}}{R_1} = -\frac{V_0}{1/j\omega C_2}$$

$$H\left(j\omega\right) = \frac{V_0}{V_{in}} = -\frac{1}{j\omega/\omega_0}$$

$$\omega_0 = \frac{1}{R_1 C_2}$$

$$R_1 = \frac{1}{C_1 f_{CK}}$$

$$\omega_0 = \frac{C_1}{C_2} f_{CK}$$

#### **Advantages of SC filters**

- 1. There are no resistors. This is highly desirable from the viewpoint of IC fabrication, since monolithic resistors are plagued by large tolerances and thermal drift, and also take up precious chip area. Swiches, on the other hand, are implemented with MOSFETs, which are the basic ingredients of VLSI technology and occupy very little chip area.
- 2. The characteristic frequency  $\omega_0$  depends on capacitance ratios, which are much easier to control and maintain with temperature and time than RC products.
- 3.  $\omega_0$  is proportional to  $f_{CK}$  indicating that SC filters are inherently of programmable type.

## **SC** integrators



#### Low pass first-order filter



Low pass first-order filter a) passive realization, b) Op amp realization.

$$DC \ gain = -\frac{R_2}{R_1}$$
 
$$RC = \frac{1}{\omega_0}$$
 
$$R_2C = \frac{1}{\omega_0}$$

### **High pass first-order filter**



High pass first-order filter a) passive realization, b) Op amp realization.

$$High \, Frequency \, gain = 1$$

$$RC = \frac{1}{\omega_0}$$

$$High \, Frequency \, gain = -\frac{R_2}{R_1}$$

$$R_1C = \frac{1}{\omega_0}$$